2022-11-18 17:10:38 +00:00
|
|
|
diff --git a/arch/arm/dts/Makefile b/arch/arm/dts/Makefile
|
|
|
|
index d3e89ca3ba..d5f64ac432 100644
|
|
|
|
--- a/arch/arm/dts/Makefile
|
|
|
|
+++ b/arch/arm/dts/Makefile
|
|
|
|
@@ -108,6 +108,7 @@ dtb-$(CONFIG_ROCKCHIP_RK3308) += \
|
|
|
|
|
|
|
|
dtb-$(CONFIG_ROCKCHIP_RK3328) += \
|
|
|
|
rk3328-evb.dtb \
|
|
|
|
+ rk3328-nanopi-r2c.dtb \
|
|
|
|
rk3328-nanopi-r2s.dtb \
|
|
|
|
rk3328-orangepi-r1-plus.dtb \
|
|
|
|
rk3328-roc-cc.dtb \
|
|
|
|
diff --git a/arch/arm/dts/rk3328-nanopi-r2c-u-boot.dtsi b/arch/arm/dts/rk3328-nanopi-r2c-u-boot.dtsi
|
|
|
|
new file mode 100644
|
|
|
|
index 0000000000..c2e86d0f0e
|
|
|
|
--- /dev/null
|
|
|
|
+++ b/arch/arm/dts/rk3328-nanopi-r2c-u-boot.dtsi
|
|
|
|
@@ -0,0 +1,7 @@
|
|
|
|
+// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
+/*
|
|
|
|
+ * (C) Copyright 2018-2019 Rockchip Electronics Co., Ltd
|
|
|
|
+ * (C) Copyright 2021 Tianling Shen
|
|
|
|
+ */
|
|
|
|
+
|
|
|
|
+#include "rk3328-nanopi-r2s-u-boot.dtsi"
|
|
|
|
diff --git a/arch/arm/dts/rk3328-nanopi-r2c.dts b/arch/arm/dts/rk3328-nanopi-r2c.dts
|
|
|
|
new file mode 100644
|
|
|
|
index 0000000000..adf91a0306
|
|
|
|
--- /dev/null
|
|
|
|
+++ b/arch/arm/dts/rk3328-nanopi-r2c.dts
|
|
|
|
@@ -0,0 +1,47 @@
|
|
|
|
+// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
|
|
|
|
+/*
|
|
|
|
+ * Copyright (c) 2021 FriendlyElec Computer Tech. Co., Ltd.
|
|
|
|
+ * (http://www.friendlyarm.com)
|
|
|
|
+ *
|
|
|
|
+ * Copyright (c) 2021 Tianling Shen <cnsztl@immortalwrt.org>
|
|
|
|
+ */
|
|
|
|
+
|
|
|
|
+/dts-v1/;
|
|
|
|
+
|
|
|
|
+#include "rk3328-nanopi-r2s.dts"
|
|
|
|
+
|
|
|
|
+/ {
|
|
|
|
+ model = "FriendlyElec NanoPi R2C";
|
|
|
|
+ compatible = "friendlyarm,nanopi-r2c", "rockchip,rk3328";
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+&gmac2io {
|
|
|
|
+ phy-handle = <&yt8521s>;
|
|
|
|
+
|
|
|
|
+ mdio {
|
|
|
|
+ /delete-node/ ethernet-phy@1;
|
|
|
|
+
|
|
|
|
+ yt8521s: ethernet-phy@3 {
|
|
|
|
+ compatible = "ethernet-phy-id0000.011a",
|
|
|
|
+ "ethernet-phy-ieee802.3-c22";
|
|
|
|
+ reg = <3>;
|
|
|
|
+ pinctrl-0 = <ð_phy_reset_pin>;
|
|
|
|
+ pinctrl-names = "default";
|
|
|
|
+ reset-assert-us = <10000>;
|
|
|
|
+ reset-deassert-us = <50000>;
|
|
|
|
+ reset-gpios = <&gpio1 RK_PC2 GPIO_ACTIVE_LOW>;
|
|
|
|
+ };
|
|
|
|
+ };
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+&lan_led {
|
|
|
|
+ label = "nanopi-r2c:green:lan";
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+&sys_led {
|
|
|
|
+ label = "nanopi-r2c:red:sys";
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+&wan_led {
|
|
|
|
+ label = "nanopi-r2c:green:wan";
|
|
|
|
+};
|
|
|
|
diff --git a/configs/nanopi-r2c-rk3328_defconfig b/configs/nanopi-r2c-rk3328_defconfig
|
|
|
|
new file mode 100644
|
|
|
|
index 0000000000..7bc7a3274f
|
|
|
|
--- /dev/null
|
|
|
|
+++ b/configs/nanopi-r2c-rk3328_defconfig
|
2023-04-22 06:07:24 +00:00
|
|
|
@@ -0,0 +1,112 @@
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_ARM=y
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_SKIP_LOWLEVEL_INIT=y
|
|
|
|
+CONFIG_COUNTER_FREQUENCY=24000000
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_ARCH_ROCKCHIP=y
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_TEXT_BASE=0x00200000
|
|
|
|
+CONFIG_SPL_GPIO=y
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_NR_DRAM_BANKS=1
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_HAS_CUSTOM_SYS_INIT_SP_ADDR=y
|
|
|
|
+CONFIG_CUSTOM_SYS_INIT_SP_ADDR=0x300000
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_ENV_OFFSET=0x3F8000
|
|
|
|
+CONFIG_DEFAULT_DEVICE_TREE="rk3328-nanopi-r2c"
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_DM_RESET=y
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_ROCKCHIP_RK3328=y
|
|
|
|
+CONFIG_TPL_ROCKCHIP_COMMON_BOARD=y
|
|
|
|
+CONFIG_TPL_LIBCOMMON_SUPPORT=y
|
|
|
|
+CONFIG_TPL_LIBGENERIC_SUPPORT=y
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_SPL_DRIVERS_MISC=y
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_SPL_STACK_R_ADDR=0x600000
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_SPL_STACK=0x400000
|
|
|
|
+CONFIG_TPL_SYS_MALLOC_F_LEN=0x800
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_DEBUG_UART_BASE=0xFF130000
|
|
|
|
+CONFIG_DEBUG_UART_CLOCK=24000000
|
|
|
|
+CONFIG_SYS_LOAD_ADDR=0x800800
|
|
|
|
+CONFIG_DEBUG_UART=y
|
|
|
|
+# CONFIG_ANDROID_BOOT_IMAGE is not set
|
|
|
|
+CONFIG_FIT=y
|
|
|
|
+CONFIG_FIT_VERBOSE=y
|
|
|
|
+CONFIG_SPL_LOAD_FIT=y
|
|
|
|
+CONFIG_DEFAULT_FDT_FILE="rockchip/rk3328-nanopi-r2c.dtb"
|
|
|
|
+# CONFIG_DISPLAY_CPUINFO is not set
|
|
|
|
+CONFIG_DISPLAY_BOARDINFO_LATE=y
|
|
|
|
+CONFIG_MISC_INIT_R=y
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_SPL_MAX_SIZE=0x40000
|
|
|
|
+CONFIG_SPL_PAD_TO=0x7f8000
|
|
|
|
+CONFIG_SPL_HAS_BSS_LINKER_SECTION=y
|
|
|
|
+CONFIG_SPL_BSS_START_ADDR=0x2000000
|
|
|
|
+CONFIG_SPL_BSS_MAX_SIZE=0x2000
|
2022-11-18 17:10:38 +00:00
|
|
|
+# CONFIG_SPL_RAW_IMAGE_SUPPORT is not set
|
2023-04-22 06:07:24 +00:00
|
|
|
+# CONFIG_SPL_SHARES_INIT_SP_ADDR is not set
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_SPL_STACK_R=y
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_SPL_I2C=y
|
|
|
|
+CONFIG_SPL_POWER=y
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_SPL_ATF=y
|
|
|
|
+CONFIG_SPL_ATF_NO_PLATFORM_PARAM=y
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_TPL_SYS_MALLOC_SIMPLE=y
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_CMD_BOOTZ=y
|
|
|
|
+CONFIG_CMD_GPT=y
|
|
|
|
+CONFIG_CMD_MMC=y
|
|
|
|
+CONFIG_CMD_USB=y
|
|
|
|
+# CONFIG_CMD_SETEXPR is not set
|
|
|
|
+CONFIG_CMD_TIME=y
|
|
|
|
+CONFIG_SPL_OF_CONTROL=y
|
|
|
|
+CONFIG_TPL_OF_CONTROL=y
|
|
|
|
+CONFIG_OF_SPL_REMOVE_PROPS="clock-names interrupt-parent assigned-clocks assigned-clock-rates assigned-clock-parents"
|
|
|
|
+CONFIG_TPL_OF_PLATDATA=y
|
|
|
|
+CONFIG_ENV_IS_IN_MMC=y
|
|
|
|
+CONFIG_SYS_RELOC_GD_ENV_ADDR=y
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_SYS_MMC_ENV_DEV=1
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_NET_RANDOM_ETHADDR=y
|
|
|
|
+CONFIG_TPL_DM=y
|
|
|
|
+CONFIG_REGMAP=y
|
|
|
|
+CONFIG_SPL_REGMAP=y
|
|
|
|
+CONFIG_TPL_REGMAP=y
|
|
|
|
+CONFIG_SYSCON=y
|
|
|
|
+CONFIG_SPL_SYSCON=y
|
|
|
|
+CONFIG_TPL_SYSCON=y
|
|
|
|
+CONFIG_CLK=y
|
|
|
|
+CONFIG_SPL_CLK=y
|
|
|
|
+CONFIG_FASTBOOT_BUF_ADDR=0x800800
|
|
|
|
+CONFIG_FASTBOOT_CMD_OEM_FORMAT=y
|
|
|
|
+CONFIG_ROCKCHIP_GPIO=y
|
|
|
|
+CONFIG_SYS_I2C_ROCKCHIP=y
|
|
|
|
+CONFIG_MMC_DW=y
|
|
|
|
+CONFIG_MMC_DW_ROCKCHIP=y
|
|
|
|
+CONFIG_SF_DEFAULT_SPEED=20000000
|
|
|
|
+CONFIG_ETH_DESIGNWARE=y
|
|
|
|
+CONFIG_GMAC_ROCKCHIP=y
|
|
|
|
+CONFIG_PINCTRL=y
|
|
|
|
+CONFIG_SPL_PINCTRL=y
|
|
|
|
+CONFIG_DM_PMIC=y
|
|
|
|
+CONFIG_PMIC_RK8XX=y
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_SPL_PMIC_RK8XX=y
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_SPL_DM_REGULATOR=y
|
|
|
|
+CONFIG_REGULATOR_PWM=y
|
|
|
|
+CONFIG_DM_REGULATOR_FIXED=y
|
|
|
|
+CONFIG_SPL_DM_REGULATOR_FIXED=y
|
|
|
|
+CONFIG_REGULATOR_RK8XX=y
|
|
|
|
+CONFIG_PWM_ROCKCHIP=y
|
|
|
|
+CONFIG_RAM=y
|
|
|
|
+CONFIG_SPL_RAM=y
|
|
|
|
+CONFIG_TPL_RAM=y
|
|
|
|
+CONFIG_BAUDRATE=1500000
|
|
|
|
+CONFIG_DEBUG_UART_SHIFT=2
|
2023-04-22 06:07:24 +00:00
|
|
|
+CONFIG_SYS_NS16550_MEM32=y
|
2022-11-18 17:10:38 +00:00
|
|
|
+CONFIG_SYSINFO=y
|
|
|
|
+CONFIG_SYSRESET=y
|
|
|
|
+# CONFIG_TPL_SYSRESET is not set
|
|
|
|
+CONFIG_USB=y
|
|
|
|
+CONFIG_USB_XHCI_HCD=y
|
|
|
|
+CONFIG_USB_XHCI_DWC3=y
|
|
|
|
+CONFIG_USB_EHCI_HCD=y
|
|
|
|
+CONFIG_USB_EHCI_GENERIC=y
|
|
|
|
+CONFIG_USB_OHCI_HCD=y
|
|
|
|
+CONFIG_USB_OHCI_GENERIC=y
|
|
|
|
+CONFIG_USB_DWC2=y
|
|
|
|
+CONFIG_USB_DWC3=y
|
|
|
|
+# CONFIG_USB_DWC3_GADGET is not set
|
|
|
|
+CONFIG_USB_GADGET=y
|
|
|
|
+CONFIG_USB_GADGET_DWC2_OTG=y
|
|
|
|
+CONFIG_SPL_TINY_MEMSET=y
|
|
|
|
+CONFIG_TPL_TINY_MEMSET=y
|
|
|
|
+CONFIG_ERRNO_STR=y
|