mirror of
				https://github.com/Ysurac/openmptcprouter.git
				synced 2025-03-09 15:40:20 +00:00 
			
		
		
		
	
		
			
				
	
	
		
			76 lines
		
	
	
	
		
			1.9 KiB
		
	
	
	
		
			Diff
		
	
	
	
	
	
			
		
		
	
	
			76 lines
		
	
	
	
		
			1.9 KiB
		
	
	
	
		
			Diff
		
	
	
	
	
	
From 63b2249cb5ccf8ff0625cd707f243b3e882bc366 Mon Sep 17 00:00:00 2001
 | 
						|
From: Ryder Lee <ryder.lee@mediatek.com>
 | 
						|
Date: Wed, 5 Sep 2018 18:22:18 +0800
 | 
						|
Subject: [PATCH 40/77] arm: dts: mt7623: update subsystem clock controller
 | 
						|
 device nodes
 | 
						|
 | 
						|
Update MT7623 subsystem clock controllers, inlcuding mmsys, imgsys,
 | 
						|
vdecsys, g3dsys and bdpsys.
 | 
						|
 | 
						|
Signed-off-by: Ryder Lee <ryder.lee@mediatek.com>
 | 
						|
---
 | 
						|
 arch/arm/boot/dts/mt7623.dtsi | 41 +++++++++++++++++++++++++++++++++++
 | 
						|
 1 file changed, 41 insertions(+)
 | 
						|
 | 
						|
diff --git a/arch/arm/boot/dts/mt7623.dtsi b/arch/arm/boot/dts/mt7623.dtsi
 | 
						|
index d009b50f917e..35b0fa4112b0 100644
 | 
						|
--- a/arch/arm/boot/dts/mt7623.dtsi
 | 
						|
+++ b/arch/arm/boot/dts/mt7623.dtsi
 | 
						|
@@ -729,6 +729,39 @@
 | 
						|
 		clock-names = "wifi-dma";
 | 
						|
 	};
 | 
						|
 
 | 
						|
+	g3dsys: syscon@13000000 {
 | 
						|
+		compatible = "mediatek,mt7623-g3dsys",
 | 
						|
+			     "mediatek,mt2701-g3dsys",
 | 
						|
+			     "syscon";
 | 
						|
+		reg = <0 0x13000000 0 0x200>;
 | 
						|
+		#clock-cells = <1>;
 | 
						|
+		#reset-cells = <1>;
 | 
						|
+	};
 | 
						|
+
 | 
						|
+	mmsys: syscon@14000000 {
 | 
						|
+		compatible = "mediatek,mt7623-mmsys",
 | 
						|
+			     "mediatek,mt2701-mmsys",
 | 
						|
+			     "syscon";
 | 
						|
+		reg = <0 0x14000000 0 0x1000>;
 | 
						|
+		#clock-cells = <1>;
 | 
						|
+	};
 | 
						|
+
 | 
						|
+	imgsys: syscon@15000000 {
 | 
						|
+		compatible = "mediatek,mt7623-imgsys",
 | 
						|
+			     "mediatek,mt2701-imgsys",
 | 
						|
+			     "syscon";
 | 
						|
+		reg = <0 0x15000000 0 0x1000>;
 | 
						|
+		#clock-cells = <1>;
 | 
						|
+	};
 | 
						|
+
 | 
						|
+	vdecsys: syscon@16000000 {
 | 
						|
+		compatible = "mediatek,mt7623-vdecsys",
 | 
						|
+			     "mediatek,mt2701-vdecsys",
 | 
						|
+			     "syscon";
 | 
						|
+		reg = <0 0x16000000 0 0x1000>;
 | 
						|
+		#clock-cells = <1>;
 | 
						|
+	};
 | 
						|
+
 | 
						|
 	hifsys: syscon@1a000000 {
 | 
						|
 		compatible = "mediatek,mt7623-hifsys",
 | 
						|
 			     "mediatek,mt2701-hifsys",
 | 
						|
@@ -983,6 +1016,14 @@
 | 
						|
 		power-domains = <&scpsys MT2701_POWER_DOMAIN_ETH>;
 | 
						|
 		status = "disabled";
 | 
						|
 	};
 | 
						|
+
 | 
						|
+	bdpsys: syscon@1c000000 {
 | 
						|
+		compatible = "mediatek,mt7623-bdpsys",
 | 
						|
+			     "mediatek,mt2701-bdpsys",
 | 
						|
+			     "syscon";
 | 
						|
+		reg = <0 0x1c000000 0 0x1000>;
 | 
						|
+		#clock-cells = <1>;
 | 
						|
+	};
 | 
						|
 };
 | 
						|
 
 | 
						|
 &pio {
 | 
						|
-- 
 | 
						|
2.19.1
 | 
						|
 |